- Discusses hardware description language coding of green communication computing (GCC) circuits
- Presents field-programmable gate arrays-based power-efficient models
- Explores the integrations of universal asynchronous receiver/transmitter and field-programmable gate arrays
- Covers architecture and programming tools of field-programmable gate arrays
- Showcases Verilog and VHDL codes for green computing circuits such as finite impulse response filter, parity checker, and packet counter
The text discusses the designing of energy-efficient network components, using low voltage complementary metal-oxide semiconductors, high-speed transceiver logic, and stub series-terminated logic input/output standards. It showcases how to write Verilog and VHDL codes for green computing circuits including finite impulse response filter, packet counter, and universal asynchronous receiver-transmitter.
Dieser Download kann aus rechtlichen Gründen nur mit Rechnungsadresse in A, B, BG, CY, CZ, D, DK, EW, E, FIN, F, GR, HR, H, IRL, I, LT, L, LR, M, NL, PL, P, R, S, SLO, SK ausgeliefert werden.